刘宁庄,龙路阳,杜光辉,段富才.超声波电源中数字鉴相器设计*[J].,2023,42(4):730-736 |
超声波电源中数字鉴相器设计* |
Design of digital phase detector in ultrasonic power supply |
投稿时间:2022-03-09 修订日期:2023-06-27 |
中文摘要: |
超声波电源系统中电压电流相位差测量精度影响着换能器振幅稳定性以及系统工作效率。目前基于异或门原理,采用分立数字芯片实现鉴相的方案,存在信号调理电路复杂、线性范围小、精度低等问题。为提高电压电流鉴相精度,该文 提出了一种数字鉴相器设计。该数字鉴相器采用正交解调原理鉴相,并使用坐标旋转数字算法在现场可编程逻辑门阵列上实现了鉴相器的设计,简化了电路,减少了杂散信号的干扰。经过Modelsim仿真测试表明在30 dB信噪比条件下鉴相误差为0.21°,最后经过实验测试,数字鉴相器鉴相最大误差绝对值为 ,提高了测量精度。 |
英文摘要: |
The measurement accuracy of the voltage and current phase difference in the ultrasonic power system affects the amplitude stability of the transducer and the working efficiency of the system. At present, based on the principle of XOR gate and using discrete digital chips to realize phase detection, there are problems such as complex signal conditioning circuit, small linear range and low precision. In order to improve the accuracy of voltage and current phase detection, this paper proposes a design of a digital phase detector. The digital phase detector adopts the principle of quadrature demodulation to detect the phase, and uses the coordinate rotation digital computer (CORDIC) algorithm to realize the design of the phase detector on the field programmable gate array,(FPGA) which simplifies the circuit and reduces the interference of spurious signals. The Modelsim simulation test shows that the phase detection error under the condition of 30 dB signal-to-noise ratio is 0.21°. Finally, through the physical test, the absolute value of the maximum phase detection error of the digital phase detector is 0.256°, which improves the measurement accuracy. |
DOI:10.11684/j.issn.1000-310X.2023.04.008 |
中文关键词: 超声波电源 正交解调 数字鉴相器 坐标旋转数字算法 现场可编程逻辑门阵列 |
英文关键词: Ultrasonic power supply Quadrature demodulation Digital phase detector Coordinate rotation digital computer algorithm Field programmable gate array |
基金项目:国家自然科学基金项目(面上项目,重点项目,重大项目) |
|
摘要点击次数: 669 |
全文下载次数: 888 |
查看全文
查看/发表评论 下载PDF阅读器 |
关闭 |